# 8272 SINGLE/DOUBLE DENSITY FLOPPY DISK CONTROLLER - IBM Compatible in Both Single and Double Density Recording Formats - Programmable Data Record Lengths: 128, 256, 512, or 1024 Bytes/Sector - Multi-Sector and Multi-Track Transfer Capability - Drive Up to 4 Floppy Disks - Data Scan Capability Will Scan a Single Sector or an Entire Cylinder's Worth of Data Fields, Comparing on a Byte by Byte Basis, Data in the Processor's Memory with Data Read from the Diskette - Data Transfers in DMA or Non-DMA Mode - Parallel Seek Operations on Up to Four Drives - Compatible with Most Microprocessors Including 8080A, 8085A, 8086 and 8088 - Single-Phase 8 MHz Clock - Single +5 Volt Power Supply - Available in 40-Pin Plastic Dual-in-Line Package The 8272 is an LSI Floppy Disk Controller (FDC) Chip, which contains the circuitry and control functions for interfacing a processor to 4 Floppy Disk Drives. It is capable of supporting either IBM 3740 single density format (FM), or IBM System 34 Double Density format (MFM) including double sided recording. The 8272 provides control signals which simplify the design of an external phase locked loop, and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a Floppy Disk Drive Interface. Figure 1. 8272 Internal Block Diagram Figure 2. Pin Configuration Table 1. Pin Description | | Pin | | Connec- | : | |----------------------------------|------|--------------------|---------|----------------------------------------------------------------------------------------------------------------------| | Symbol | No. | Туре | tion To | Name and Function | | RST | 1 | 1 | μР | Reset: Places FDC in idle state. Resets output lines to FDD to "0" (low). | | RD | 2 | J <sup>[1]</sup> | μP | Read: Control signal<br>for transfer of data from<br>FDC to Data Bus, when<br>"0" (low). | | WR | 3 | <b>J</b> [1] | μΡ | Write: Control signal<br>for transfer of data to<br>FDC via Data Bus, when<br>"0" (low). | | ĊS . | 4 | - | μΡ | Chip Select: IC selected when "0" (low), allowing RD and WR to be enabled. | | A <sub>0</sub> | 5 | Į <sup>(1)</sup> | μР | Data/Status Register Select: Selects Data Reg ( $A_0 = 1$ ) or Status Reg ( $A_0 = 0$ ) content be sent to Data Bus. | | DB <sub>0</sub> -DB <sub>7</sub> | 6–13 | I/O <sup>[1]</sup> | μP | Data Bus: Bidirectional<br>8-Bit Data Bus. | | DRQ | 14 | 0 | DMA | Data DMA Request:<br>DMA Request is being<br>made by FDC when<br>DRQ "1." | | DACK | 15 | <b>-</b> | DMA | DMA Acknowledge:<br>DMA cycle is active<br>when "0" (low) and<br>Controller is perform-<br>ing DMA transfer. | | TC | 16 | I | DMA | Terminal Count: Indicates the termination of a DMA transfer when "1" (high) <sup>[2]</sup> | | IDX | 17 | I | FDD | Index: Indicates the beginning of a disk track. | | INT | 18 | 0 | μΡ | Interrupt: Interrupt Request Generated by FDC. | | CĽĶ | 19 | 1 | | Clock: Single Phase 8<br>MHz Squarewave Clock. | | GND | 20 | | | Ground: D.C. Power<br>Return. | Note 1: Disabled when CS=1. Note 2: TC must be activated to terminate the Execution Phase of any command. | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | |----------------------------------|------------|------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | 40 | | | D.C. Power: +5V | | Ř₩/SEEK | 39 | 0 | FDD | Read Write / SEEK:<br>When "1" (high) Seek<br>mode selected and<br>when "0" (low) Read/<br>Write mode selected. | | LCT/DIR | 38 | 0 | FDD | Low Current/Direction:<br>Lowers Write current<br>on inner tracks in<br>Read/Write mode, de-<br>termines direction head<br>will step in Seek mode. | | FR/STP | 37 | 0 | FDD | Fault Reset/Step: Re-<br>sets fault FF in FDD in<br>Read/Write mode, pro-<br>vides step pulses to<br>move head to another<br>cylinder in Seek mode. | | HDL | 36 | 0 | FDD | Head Load: Command which causes read/write head in FDD to contact diskette. | | RDY | 35 | • | Ready: Indicates FDD is ready to send or receive data. | | | WP/TS | 34 | l | FDD | Write Protect / Two-<br>Side: Senses Write Pro-<br>tect status in Read/<br>Write mode, and Two<br>Side Media in Seek<br>mode. | | FLT/TRK0 | 33 | 1 | FDD | Fault/Track 0: Senses<br>FDD fault condition in<br>Read/Write mode and<br>Track 0 condition in<br>Seek mode. | | PS <sub>1</sub> ,PS <sub>0</sub> | 31,32 | 0 | FDD | Precompensation (pre-<br>shift): Write precom-<br>pensation status during<br>MFM mode. Determines<br>early, late, and normal<br>times. | | WR DATA | 30 | 0 | FDD | Write Data: Serial clock and data bits to FDD. | | DS <sub>1</sub> ,DS <sub>0</sub> | 28,29 | 0 | FDD | <b>Drive Select:</b> Selects FDD unit. | | HDSEL | 27 | 0 | FDD | Head Select: Head 1<br>selected when "1"<br>(high) Head 0 selected<br>when "0" (low). | | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | | | | | | |------------|------------|------|--------------------|---------------------------------------------------------------------|--|--|--|--|--| | MFM | 26 | 0 | PLL | MFM Mode: MFM mode<br>when "1," FM mode<br>when "0." | | | | | | | WE | 25 | 0 | FDD | Write Enable: Enables write data into FDD. | | | | | | | vco | 24 | 0 | PLL | VCO Sync: Inhibits VCO in PLL when "0" (low), enables VCO when "1." | | | | | | | RD DATA 23 | | 1 | FDD | Read Data: Read data from FDD, containing clock and data bits. | | | | | | | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | |--------|------------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DW | 22 | ı | PLL | Data Window: Generated by PLL, and used to sample data from FDD. | | WR CLK | 21 | . 1 | | write Clock: Write data rate to FDD FM = 500 kHz, MFM = 1 MHz, with a pulse width of 250 ns for both FM and MFM. Must be enabled for all operations, both Read and Write. | #### 8272 SYSTEM BLOCK DIAGRAM bytes to fully specify the operation which the processor wishes the FDC to perform. The following commands are available. | Read Data | Write Data | |--------------------|-------------------------| | Read ID | Format a Track | | Read Deleted Data | Write Deleted Data | | Read a Track | Seek | | Scan Equal | Recalibrate (Restore to | | Scan High or Equal | Track 0) | | Scan Low or Equal | Sense Interrupt Status | | Specify | Sense Drive Status | | | | ### **FEATURES** Address mark detection circuitry is internal to the FDC which simplifies the phase locked loop and read electronics. The track stepping rate, head load time, and head unload time may be programmed by the user. The 8272 offers many additional features such as multiple sector transfers in both read and write modes with a single command, and full IBM compatibility in both single (FM) and double density (MFM) modes. #### DESCRIPTION Hand-shaking signals are provided in the 8272 which make DMA operation easy to incorporate with the aid of an external DMA Controller chip, such as the 8237. The FDC will operate in either DMA or Non-DMA mode. In the Non-DMA mode, the FDC generates interrupts to the processor for every transfer of a data byte between the CPU and the 8272. In the DMA mode, the processor need only load a command into the FDC and all data transfers occur under control of the 8272 and DMA controller. There are 15 separate commands which the 8272 will execute. Each of these commands require multiple 8-bit ## 8272 REGISTERS — CPU INTERFACE The 8272 contains two registers which may be accessed by the main system processor; a Status Register and a Data Register. The 8-bit Main Status Register contains the status information of the FDC, and may be accessed at any time. The 8-bit Data Register (actually consists of several registers in a stack with only one register presented to the data bus at a time), stores data, commands, parameters, and FDD status information. Data bytes are read out of, or written into, the Data Register in order to program or obtain the results after execution of a command. The Status Register may only be read and is used to facilitate the transfer of data between the processor and 8272. The relationship between the Status/Data registers and the signals $\overline{RD}$ , $\overline{WR}$ , and $A_0$ is shown below. | A <sub>0</sub> | RD | WR | FUNCTION | |----------------|----|-----|------------------------------| | 0 | 0 | 1 | Read Main Status<br>Register | | 0 | 1 | 0 | illegal | | 0 | 0 | 0 | Illegal | | 1 | 0 | 0 | Illegal | | 1 | 0 | 1 | Read from Data Register | | 1. | 1 | . 0 | Write into Data Register | The bits in the Main Status Register are defined as follows: | BIT NUMBER | NAME | SYMBOL. | DESCRIPTION | | | | |-----------------|-----------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | DB <sub>0</sub> | FDD 0 Busy | D <sub>0</sub> B | FDD number 0 is in the Seek mode. | | | | | DB <sub>1</sub> | FDD 1 Busy | D <sub>1</sub> B | FDD number 1 is in the Seek mode. | | | | | DB <sub>2</sub> | FDD 2 Busy | D <sub>2</sub> B | FDD number 2 is in the Seek mode. | | | | | DB <sub>3</sub> | FDD 3 Busy | D <sub>3</sub> B | FDD number 3 is in the Seek mode. | | | | | DB <sub>4</sub> | FDC Busy | A read or write command is in process. | | | | | | DB <sub>5</sub> | Non-DMA mode | NDM | The FDC is in the non-DMA mode. This bit is set only during the execution phase in non-DMA mode. Transition to "0" state indicates execution phase has ended. | | | | | DB <sub>6</sub> | Data Input/Output | DIO | Indicates direction of data transfer between FDC and Data Register. If DIO = "1" then transfer is from Data Register to the Processor. If DIO = "0", then transfer is from the Processor to Data Register. | | | | | DB <sub>7</sub> | Request for<br>Master | RQM | Indicates Data Register is ready to send or receive data to or from the Processor. Both bits DIO and RQM should be used to perform the handshaking functions of "ready" and "direction" to the processor. | | | | The DIO and RQM bits in the Status Register indicate when Data is ready and in which direction data will be transferred on the Data Bus. - DATA REGISTER NOT READY TO BE WRITTEN INTO BY PROCESSOR - DATA REGISTER READY FOR NEXT DATA BYTE TO BE READ BY THE - D DATA REGISTER NOT READY FOR NEXT DATA BYTE TO BE READ BY STATUS REGISTER TIMING The 8272 is capable of executing 15 different commands. Each command is initiated by a multi-byte transfer from the processor, and the result after execution of the command may also be a multi-byte transfer back to the processor. Because of this multi-byte interchange of information between the 8272 and the processor, it is convenient to consider each command as consisting of three phases: Command Phase: The FDC receives all information required to perform a particular operation from the processor. Execution Phase: The FDC performs the operation it was instructed to do. Result Phase: After completion of the operation, > status and other housekeeping information are made available to the processor. During Command or Result Phases the Main Status Register (described earlier) must be read by the processor before each byte of information is written into or read from the Data Register. Bits D6 and D7 in the Main Status Register must be in a 0 and 1 state, respectively. before each byte of the command word may be written into the 8272. Many of the commands require multiple bytes, and as a result the Main Status Register must be read prior to each byte transfer to the 8272. On the other hand, during the Result Phase, D6 and D7 in the Main Status Register must both be 1's (D6 = 1 and D7 = 1)before reading each byte from the Data Register. Note, this reading of the Main Status Register before each byte transfer to the 8272 is required in only the Command and Result Phases, and NOT during the Execution Phase. During the Execution Phase, the Main Status Register need not be read. If the 8272 is in the Non-DMA Mode, then the receipt of each data byte (if 8272 is reading data from FDD) is indicated by an Interrupt signal on pin 18 (INT = 1). The generation of a Read signal ( $\overline{RD} = 0$ ) will reset the Interrupt as well as output the Data onto the Data Bus. For example, if the processor cannot handle Interrupts fast enough (every 13 µs for MFM mode) then it may poll the Main Status Register and then bit D7 (RQM) functions just like the Interrupt signal. If a Write Command is in process then the WR signal performs the reset to the Interrupt signal. If the 8272 is in the DMA Mode, no Interrupts are generated during the Execution Phase. The 8272 generates DRQ's (DMA Requests) when each byte of data is available. The DMA Controller responds to this request with both a $\overline{DACK} = 0$ (DMA Acknowledge) and a $\overline{RD} = 0$ (Read signal). When the DMA Acknowledge signal goes low $(\overline{DACK} = 0)$ then the DMA Request is reset (DRQ = 0). If a Write Command has been programmed then a WR signal will appear instead of RD. After the Execution Phase has been completed (Terminal Count has occurred) then an Interrupt will occur (INT = 1). This signifies the beginning of the Result Phase. When the first byte of data is read during the Result Phase, the Interrupt is automatically reset (INT = 0). It is important to note that during the Result Phase all bytes shown in the Command Table must be read. The Read Data Command, for example, has seven bytes of data in the Result Phase. All seven bytes must be read in order to successfully complete the Read Data Command. The 8272 will not accept a new command until all seven bytes have been read. Other commands may require fewer bytes to be read during the Result Phase. The 8272 contains five Status Registers. The Main Status Register mentioned above may be read by the processor at any time. The other four Status Registers (ST0, ST1, ST2, and ST3) are only available during the Result Phase, and may be read only after successfully completing a command. The particular command which has been executed determines how many of the Status Registers will be read. The bytes of data which are sent to the 8272 to form the Command Phase, and are read out of the 8272 in the Result Phase, must occur in the order shown in the Command Table. That is, the Command Code must be sent first and the other bytes sent in the prescribed sequence. No foreshortening of the Command or Result Phases are allowed. After the last byte of data in the Command Phase is sent to the 8272 the Execution Phase automatically starts. In a similar fashion, when the last byte of data is read out in the Result Phase, the command is automatically ended and the 8272 is ready for a new command. A command may be aborted by simply sending a Terminal Count signal to pin 16 (TC=1). This is a convenient means of ensuring that the processor may always get the 8272's attention even if the disk system hangs up in an abnormal manner. ### **POLLING FEATURE OF THE 8272** After the Specify command has been sent to the 8272, the Drive Select Lines DS0 and DS1 will automatically go into a polling mode. In between commands (and between step pulses in the SEEK command) the 8272 polls all four FDDs looking for a change in the Ready line from any of the drives. If the Ready line changes state (usually due to a door opening or closing) then the 8272 will generate an interrupt. When Status Register 0 (ST0) is read (after Sense Interrupt Status is issued), Not Ready (NR) will be indicated. The polling of the Ready line by the 8272 occurs continuously between instructions, thus notifying the processor which drives are on or off line. Table 2, 8272 Command Set | | | DATA BUS | | | | | | | | | | | | | | | DAT | | | | | | | |-------------------|----------------------------|----------|----|-----------|----------------|---------------------------------|-----|----|----------------|----------------|---------------------------------------------------------------------------------------------------------|-----------|---------------------------------------|----------------|-----|---|----------------|-------------------------------------------|----------------|------|------|----------------|---------------------------------------------------------------------------------------------------------| | PHASE | R/W | D7 | De | Ds | D <sub>4</sub> | D | 3 1 | 02 | D <sub>1</sub> | D <sub>0</sub> | REMARKS | PHASE | R/W | D <sub>7</sub> | De | D | D <sub>4</sub> | D3 | D <sub>2</sub> | D, | , 1 | D <sub>O</sub> | REMARKS | | | | | | | R | EAD | DAT | Α | | | | | | | | | WF | ITE D | ATA | | | | | | Command | \$ \$ \$ \$ \$ \$ \$ \$ \$ | 0 | 0 | M SK<br>0 | 0 | C _<br>H _<br>R _<br>OT | H | | | _ | Command Codes Sector ID information prior to Command execution | Command | 8 8 8 8 8 8 8 | 0 | | 0 | | O C R OT OT OT | | s DS | 1 iD | = | Command Codes Sector ID Information prior to Command execution | | Execution | | j. | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | Execution | | | | | | | | | | | Data transfer<br>between the main-<br>system and FDD | | Result | ***** | | | | _ | T 1<br>T 2<br>C _<br>H _<br>R _ | = | | | | Status information<br>after Command<br>execution<br>Sector ID information<br>after command<br>execution | Result | R R R R R | | | | s | T0 _<br>T1 _<br>T2 _<br>C<br>H<br>R | | | | _ | Status information<br>after Command<br>execution Sector ID information<br>after Command<br>execution | | READ DELETED DATA | | | | | | | | | | W | RITE | DELET | TED | DATA | · · | | <u> </u> | | | | | | | | Command | \$ \$ \$ \$ \$ \$ \$ \$ \$ | 0 | 0 | M SK<br>0 | 0 | O C - R - N - OT GPL | | DS | | | Command Codes Sector ID information prior to Command execution | Command | \$ \$ \$ \$ \$ \$ \$ \$ \$ | 0 | | 0 | | 1<br>C<br>H<br>R<br>N<br>OT _<br>iPL _ | | S DS | 1 D | = | Command Codes Sector ID Information prior to Command execution | | Execution | | | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | Execution | | | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | | Result | **** | | | | <u> </u> | T1<br>T2<br>C_<br>H_<br>R_ | _ | | | = | Status information<br>after Command<br>execution<br>Sector ID information<br>after Command<br>execution | Result | # # # # # # # # # # # # # # # # # # # | | | | s | T0 _<br>T1 _<br>T2 _<br>C _<br>H _<br>N _ | _ | | | | Status information<br>after Command<br>execution<br>Sector ID information<br>after Command<br>execution | Note: 1. Symbols used in this table are described at the end of this section. - 2. $A_0 = 1$ for all operations. - 3. X = Don't care, usually made to equal binary 0. 8-148 AFN-01259B ## Table 2. 8272 Command Set (Continued) | | l | DATA BUS | 1 | | | DATA BUS | |-------------|-------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------| | PHASE | R/W | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | REMARKS | PHASE | R/W | D7 D6 D5 D4 D3 D2 D1 D0 REMARKS | | | | READ A TRACK | | | | SCAN LOW OR EQUAL | | Command | w | 0 MFM SK 0 0 0 1 0 | Command Codes | Command | W | MT MFM SK 1 1 0 0 1 Command Codes | | . | W | 0 0 0 0 0 HDS DS1 DS0 | | | W | 0 0 0 0 HDS DS1 DS0 | | | w | CH | Sector ID Information prior to Command | | W | C Sector ID information | | | w | | execution | | W | R execution | | | w | N | | H | VV | N | | | w | EOT | | | W | EOT<br>GPL | | | w | DTL | | | W | STP | | Execution | | | Data transfer | Execution | l | Data compared | | EXOCUTION | | | between the FDD | LXCOULTON | | between the FDD | | | | | and main-system. | | | and main-system | | | | | FDC reads all of<br>cylinders contents | Result | R | ST 0 Status information | | | | | from index hole to | li | FI | ST 1 after Command | | i | | | EOT | li . | R | ST 2 execution | | Result | R | ST0 | Status information | | R | H Sector ID Information | | | R | ST 1 | after Command | | R | B after Command | | i | R | ST 2 | execution | | _ H | Nexecution | | | R | H | Sector ID information | | | SCAN HIGH OR EQUAL | | 1 | R | | after Command | Command | W | MT MFM SK 1 1 1 0 1 Command Codes | | | R | N | execution | | w | 0 0 0 0 0 HDS DS1 DS0 | | <del></del> | | READ ID | | | W | C Sector ID information | | Command | w | 0 MFM 0 0 1 0 1 0 | Commands | | W | H prior Command execution | | | W | 0 0 0 0 0 HDS DS1 DS0 | | | W | l N l | | Execution | | | The first correct ID | | W | EOT | | Execution | | | information on the | | w. | STP | | | | | Cylinder is stored in | | | | | | | | Data Register | Execution | | Data compared between the FDD | | Result | R | ST 0 | Status information | | | and main-system | | | R | ST 1 | after Command execution | Result | R | ST 0 Status information | | | R | C | execution | neson. | R | ST 1 after Command | | | R | н | Sector ID information | | FI | ST 2 execution C H Sector ID information | | | R | R | during Execution<br>Phase | | R | C Sector ID information | | | ., | | rilade | | R | R after Command | | | | FORMAT A TRACK | T | | R | N execution | | Command | w | 0 MFM 0 0 1 1 0 1 | Command Codes | | | RECALIBRATE | | | w | 0 0 0 0 0 HDS DS1 DS0 | Bytes/Sector | Command | W | 0 0 0 0 0 1 1 1 Command Codes | | | w | sc | Sectors/Cylinder | | w | 0 0 0 0 0 DS1 DS0 | | ľ | W | GPL | Gap 3 | Execution | | Head retracted to | | ; | w | D | Filler Byte | | | Track 0 | | Execution | | | FDC formats an | | | SENSE INTERRUPT STATUS | | | | | entire cylinder | Command | W | 0 0 0 0 1 0 0 0 Command Codes | | Result | R | ST0 | Status information | Result | ·R | ST 0 Status information at | | | R | ST1 | after Command | 1 | R | PCN the end of each seek | | | R | ST 2 | execution | | | operation about the | | | R | н | In this case, the ID | | | | | i | R | | information has no<br>meaning | L | | SPECIFY | | i | | N | meaning | Command | W | 0 0 0 0 0 1 1 Command Codes | | г | | SCAN EQUAL | | i l | W | SRT HUT<br>HLT ND | | Command | w | MT MFM SK 1 0 0 0 1 | Command Codes | <b></b> | | <del></del> | | | W | 0 0 0 0 0 HDS DS1 DS0 | | L | | SENSE DRIVE STATUS | | | w | C | Sector ID information<br>prior to Command | Command | W | 0 0 0 0 0 1 0 0 Command Codes | | | w | R | execution | ] | W | 0 0 0 0 0 HDS DS1 DS0 | | - 1 | w | N | | Result | R | ST 3 Status information about FDD | | | w | EOT | | <u> </u> | | I | | | w | STP | | ļ, | | SEEK | | | - 1 | | Data compared | Command | W | 0 0 0 0 1 1 1 1 Command Codes | | | | | Data compared | | W | 0 0 0 0 0 HDS DS1 DS0 | | Execution | | | between the FDD | | w | NCN | | Execution | | | between the FDD<br>and main-system | ] ] | | | | ŀ | R | STO | and main-system | Execution | | Head is positioned | | Execution | R | ST0 | and main-system Status information after Command | Execution | •• | Head is positioned over proper Cylinder | | ļ | R | ST 1 | and main-system Status information | Execution | •• | Head is positioned | | ŀ | R<br>R | ST 1 ST 2 C | and main-system Status information after Command execution | Execution | •• | Head is positioned over proper Cylinder | | ļ | # R R R | ST 1 ST 2 C H R | and main-system Status information after Command execution Sector ID information after Command | Execution | w | Head is positioned over proper Cylinder on Diskette INVALID Invalid Codes Invalid Command | | ļ | R<br>R<br>R | ST 1<br>ST 2<br>C<br>H | and main-system Status information after Command execution Sector ID information | | | INVALID Invalid Codes Invalid Command Codes (NoOp FDC | | ŀ | # R R R | ST 1 ST 2 C H R | and main-system Status information after Command execution Sector ID information after Command | | | Head is positioned over proper Cylinder on Diskette INVALID Invalid Codes Invalid Command Codes (NoOp — FDC goes into Standby | | ŀ | # R R R | ST 1 ST 2 C H R | and main-system Status information after Command execution Sector ID information after Command | | | INVALID Invalid Codes Invalid Command Codes (NoOp — FDC goes into Standby State) | | | # R R R | ST 1 ST 2 C H R | and main-system Status information after Command execution Sector ID information after Command | Command | w | INVALID Invalid Codes Invalid Command Codes (NoOp — FDC goes into Standby State) | **Table 3. Command Mnemonics** | SYMBOL | NAME | DESCRIPTION | |--------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | | | | | A <sub>0</sub> | Address Line 0 | $A_0$ controls selection of Main Status<br>Register ( $A_0 = 0$ ) or Data Register ( $A_0 = 1$ ). | | С | Cylinder Number | C stands for the current selected Cylinder track number 0 through 76 of the medium. | | D | Data | D stands for the data pattern which is going to be written into a Sector. | | D <sub>7</sub> -D <sub>0</sub> | Data Bus | 8-bit Data Bus where D <sub>7</sub> is the most significant bit, and D <sub>0</sub> is the least significant bit. | | DS0, DS1 | Drive Select | DS stands for a selected drive number 0 or 1. | | DTL | Data Length | When N is defined as 00, DTL stands for the data length which users are going to read out or write into the Sector. | | EOT | End of Track | EOT stands for the final Sector number of a Cylinder. | | GPL | Gap Length | GPL stands for the length of Gap 3 (spacing between Sectors excluding VCO Sync Field). | | н | Head Address | H stands for head number 0 or 1, as specified in ID field. | | HDS | Head Select | HDS stands for a selected head number 0 or 1 (H = HDS in all command words). | | HLT | Head Load Time | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments). | | HUT | Head Unload Time | HUT stands for the head unload time after a read or write operation has occurred (16 to 240 ms in 16 ms increments). | | MFM | FM or MFM Mode | If MF is low, FM mode is selected and if it is high, MFM mode is selected. | | MT | Multi-Track | If MT is high, a multi-track operation is to<br>be performed (a cylinder under both HD0<br>and HD1 will be read or written). | | N | Number | N stands for the number of data bytes written in a Sector. | | SYMBOL | NAME | DESCRIPTION | |------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NCN | New Cylinder Number | NCN stands for a new Cylinder number,<br>which is going to be reached as a result<br>of the Seek operation. Desired position of<br>Head. | | ND | Non-DMA Mode | ND stands for operation in the Non-DMA Mode. | | PCN | Present Cylinder<br>Number | PCN stands for the Cylinder number at<br>the completion of SENSE INTERRUPT<br>STATUS Command. Position of Head at<br>present time. | | R | Record | R stands for the Sector number, which will be read or written. | | R/W | Read/Write | R/W stands for either Read (R) or Write (W) signal. | | sc | Sector | SC indicates the number of Sectors per<br>Cylinder. | | SK | Skip | SK stands for Skip Deleted Data Address<br>Mark. | | SRT | Step Rate Time | SRT stands for the Stepping Rate for the FDD (1 to 16 ms in 1 ms increments). The same Stepping Rate applies to all drives $(F=1 \text{ ms. } E=2 \text{ ms. } \text{etc.}).$ | | ST 0<br>ST 1<br>ST 2<br>ST 3 | Status 0<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stand for one of four registers which store the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by A <sub>0</sub> = 0). ST 0-3 may be read only after a command has been executed and contain information relevant to that particular command. | | STP | | During a Scan operation, if STP=1, the data in contiguous sectors is compared byte by byte with data sent from the processor (or DMA), and if STP=2, then alternate sectors are read and compared. | ## **COMMAND DESCRIPTIONS** During the Command Phase, the Main Status Register must be polled by the CPU before each byte is written into the Data Register. The DIO (DB6) and RQM (DB7) bits in the Main Status Register must be in the "0" and "1" states respectively, before each byte of the command may be written into the 8272. The beginning of the execution phase for any of these commands will cause DIO and RQM to switch to "1" and "0" states respectively. ### **READ DATA** A set of nine (9) byte words are required to place the FDC into the Read Data Mode. After the Read Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Address Marks and ID fields. When the current sector number ("R") stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC outputs data (from the data field) byte-bybyte to the main system via the data bus. After completion of the read operation from the current sector, the Sector Number is incremented by one, and the data from the next sector is read and output on the data bus. This continuous read function is called a "Multi-Sector Read Operation." The Read Data Command may be terminated by the receipt of a Terminal Count signal. Upon receipt of this signal, the FDC stops outputting data to the processor, but will continue to read data from the current sector, check CRC (Cyclic Redundancy Count) bytes, and then at the end of the sector terminate the Read Data Command. The amount of data which can be handled with a single command to the FDC depends upon MT (multi-track), MFM (MFM/FM), and N (Number of Bytes/Sector). Table 4 below shows the Transfer Capacity. **Table 4. Transfer Capacity** | Multi-Track<br>MT | MFM/FM<br>MFM | Bytes/Sector<br>N | Maximum Transfer Capacity<br>(Bytes/Sector) (Number of Sectors) | Final Sector Read<br>from Diskette | |-------------------|---------------|-------------------|-----------------------------------------------------------------|------------------------------------| | 0 | 0 | 00<br>01 | (128) (26) = 3,328<br>(256) (26) = 6,656 | 26 at Side 0<br>or 26 at Side 1 | | 1 | 0 | 00<br>01 | (128) (52) = 6,656<br>(256) (52) = 13,312 | 26 at Side 1 | | 0 | 0 | 01<br>02 | (256) (15) = 3,840<br>(512) (15) = 7,680 | 15 at Side 0<br>or 15 at Side 1 | | 1 1 | 0 1 | 01<br>02 | (256) (30) = 7,680<br>(512) (30) = 15,360 | 15 at Side 1 | | 0 | 0 | 02<br>03 | (512) (8) = 4,096<br>(1024) (8) = 8,192 | 8 at Side 0<br>or 8 at Side 1 | | 1 | 0 | 02<br>03 | (512) (16) = 8,192<br>(1024) (16) = 16,384 | 8 at Side 1 | The "multi-track" function (MT) allows the FDC to read data from both sides of the diskette. For a particular cylinder, data will be transferred starting at Sector 1, Side 0 and completing at Sector L, Side 1 (Sector L = last sector on the side). Note, this function pertains to only one cylinder (the same track) on each side of the diskette. When N = 0, then DTL defines the data length which the FDC must treat as a sector. If DTL is smaller than the actual data length in a Sector, the data beyond DTL in the Sector, is not sent to the Data Bus. The FDC reads (internally) the complete Sector performing the CRC check, and depending upon the manner of command termination, may perform a Multi-Sector Read Operation. When N is non-zero, then DTL has no meaning and should be set to 0FFH. At the completion of the Read Data Command, the head is not unloaded until after Head Unload Time Interval (specified in the Specify Command) has elapsed. If the processor issues another command before the head unloads then the head settling time may be saved between subsequent reads. This time out is particularly valuable when a diskette is copied from one drive to another. If the FDC detects the Index Hole twice without finding the right sector, (indicated in "R"), then the FDC sets the ND (No Data) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) After reading the ID and Data Fields in each sector, the FDC checks the CRC bytes. If a read error is detected (incorrect CRC in ID field), the FDC sets the DE (Data Error) flag in Status Register 1 to a 1 (high), and if a CRC error occurs in the Data Field the FDC also sets the DD (Data Error in Data Field) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) If the FDC reads a Deleted Data Address Mark off the diskette, and the SK bit (bit D5 in the first Command Word) is not set (SK = 0), then the FDC sets the CM (Control Mark) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command, after reading all the data in the Sector. If SK = 1, the FDC skips the sector with the Deleted Data Address Mark and reads the next sector. During disk data transfers between the FDC and the processor, via the data bus, the FDC must be serviced by the processor every $27~\mu s$ in the FM Mode, and every $13~\mu s$ in the MFM Mode, or the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. If the processor terminates a read (or write) operation in the FDC, then the ID Information in the Result Phase is dependent upon the state of the MT bit and EOT byte. Table 5 shows the values for C, H, R, and N, when the processor terminates the Command. Table 5. ID Information When Processor Terminates Command | | | | | | 11 | | |-------|----------|------------------------------------------------------|---------|-----------|-------------|-------| | | | Final Sector Transferred to | ID Info | rmation a | et Result I | Phase | | MT | EOT | Processor | С | н | R | N | | | 1A<br>OF | Sector 1 to 25 at Side 0<br>Sector 1 to 14 at Side 0 | NC | NC | R+1 | NC | | | 08 | Sector 1 to 7 at Side 0 | " | ''' | ''*' | | | | 1A | Sector 26 at Side 0 | | | | | | | 0F<br>08 | Sector 15 at Side 0<br>Sector 8 at Side 0 | C+1 | NC | R=01 | NC. | | 0 1 0 | | | | ļ | - | | | | 1A | Sector 1 to 25 at Side 1 | | | ۱., | | | | 0F<br>08 | Sector 1 to 14 at Side 1<br>Sector 1 to 7 at Side 1 | NC | NC | R+1 | NC | | | | | ļ | ļ | | | | | 1A | Sector 26 at Side 1 | | | | | | 1 | 0F<br>08 | Sector 15 at Side 1<br>Sector 8 at Side 1 | C+1 | NC | R=01 | NC | | | | | | | | | | | 1A<br>OF | Sector 1 to 25 at Side 0<br>Sector 1 to 14 at Side 0 | NC. | NC. | R+1 | NC | | | 08 | Sector 1 to 14 at Side 0 | NC | NC NC | H+1 | NC | | | | | - | - | | | | | 1A<br>0F | Sector 26 at Side 0<br>Sector 15 at Side 0 | NC | LSB | R=01 | NC | | | 08 | Sector 8 at Side 0 | 110 | 200 | 11-01 | 1.0 | | 1 | 1A | Sector 1 to 25 at Side 1 | 1 | | | | | | oF | Sector 1 to 14 at Side 1 | NC | NC | B+1 | NC | | | 08 | Sector 1 to 7 at Side 1 | | "" | ''' ' | .,, | | | 1A | Sector 26 at Side 1 | | | | | | | 0F | Sector 15 at Side 1 | C+1 | LSB | R=01 | NC | | | 08 | Sector 8 at Side 1 | [ | | | | | | | | | | | | Notes: 1. NC (No Change): The same value as the one at the beginning of command LSB (Least Significant Bit): The least significant bit of H is complemented. #### **WRITE DATA** A set of nine (9) bytes are required to set the FDC into the Write Data mode. After the Write Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Fields. When the current sector number ("R"), stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC takes data from the processor byte-by-byte via the data bus, and outputs it to the FDD. After writing data into the current sector, the Sector Number stored in "R" is incremented by one, and the next data field is written into. The FDC continues this "Multi-Sector Write Operation" until the issuance of a Terminal Count signal is sent to the FDC it continues writing into the current sector to complete the data field. If the Terminal Count signal is received while a data field is being written then the remainder of the data field is filled with 00 (zeros). The FDC reads the ID field of each sector and checks the CRC bytes. If the FDC detects a read error (incorrect CRC) in one of the ID Fields, it sets the DE (Data Error) flag of Status Register 1 to a 1 (high), and terminates the Write Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) The Write Command operates in much the same manner as the Read Command. The following items are the same; refer to the Read Data Command for details: - Transfer Capacity - . EN (End of Cylinder) Flag - ND (No Data) Flag - · Head Unload Time Interval - ID Information when the processor terminates command (see Table 2) - Definition of DTL when N = 0 and when N ≠ 0 In the Write Data mode, data transfers between the processor and FDC must occur every 31 $\mu s$ in the FM mode, and every 15 $\mu s$ in the MFM mode. If the time interval between data transfers is longer than this then the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Write Data Command. #### WRITE DELETED DATA This command is the same as the Write Data Command except a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. #### **READ DELETED DATA** This command is the same as the Read Data Command except that when the FDC detects a Data Address Mark at the beginning of a Data Field (and SK = 0 (low)), it will read all the data in the sector and set the CM flag in Status Register 2 to a 1 (high), and then terminate the command. If SK = 1, then the FDC skips the sector with the Data Address Mark and reads the next sector. #### READ A TRACK This command is similar to READ DATA Command except that the entire data field is read continuously from each of the sectors of a track. Immediately after encountering the INDEX HOLE, the FDC starts reading all data fields on the track as continuous blocks of data. If the FDC finds an error in the ID or DATA CRC check bytes, it continues to read data from the track. The FDC compares the ID information read from each sector with the value stored in the IDR, and sets the ND flag of Status Register 1 to a 1 (high) if there is no comparison. Multi-track or skip operations are not allowed with this command. This command terminates when EOT number of sectors have been read. If the FDC does not find an ID Address Mark on the diskette after it encounters the INDEX HOLE for the second time, then it sets the MA (missing address mark) flag in Status Register 1 to a 1 (high), and terminates the command. (Status Register 0 has bits 7 and 6 set to 0 and 1 respectively.) #### READ ID The READ ID Command is used to give the present position of the recording head. The FDC stores the values from the first ID Field it is able to read. If no proper ID Address Mark is found on the diskette, before the INDEX HOLE is encountered for the second time then the MA (Missing Address Mark) flag in Status Register 1 is set to a 1 (high), and if no data is found then the ND (No Data) flag is also set in Status Register 1 to a 1 (high) and the command is terminated. #### FORMAT A TRACK The Format Command allows an entire track to be formatted. After the INDEX HOLE is detected, Data is written on the Diskette: Gaps, Address Marks, ID Fields and Data Fields, all per the IBM System 34 (Double Density) or System 3740 (Single Density) Format are recorded. The particular format which will be written is controlled by the values programmed into N (number of bytes/sector), SC (sectors/cylinder), GPL (Gap Length), and D (Data Pattern) which are supplied by the processor during the Command Phase. The Data Field is filled with the Byte of data stored in D. The ID Field for each sector is supplied by the processor; that is, four data requests per sector are made by the FDC for C (Cylinder Number), H (Head Number), R (Sector Number) and N (Number of Bytes/Sector). This allows the diskette to be formatted with nonsequential sector numbers, if desired. After formatting each sector, the processor must send new values for C, H, R, and N to the 8272 for each sector on the track. The contents of the R register is incremented by one after each sector is formatted, thus, the R register contains a value of R+1 when it is read during the Result Phase. This incrementing and formating continues for the whole track until the FDC encounters the INDEX HOLE for the second time, whereupon it terminates the command. If a FAULT signal is received from the FDD at the end of a write operation, then the FDC sets the EC flag of Status Register 0 to a 1 (high), and terminates the command after setting bits 7 and 6 of Status Register 0 to 0 and 1 respectively. Also the loss of a READY signal at the beginning of a command execution phase causes command termination. Table 6 shows the relationship between N, SC, and GPL for various sector sizes: Table 6. Sector Size Relationships | FORMAT | SECTOR SIZE | N | sc | GPL <sup>1</sup> | GPL <sup>2</sup> | REMARKS | |----------|--------------------------------------------|----------------------------------|------------------------------------------------|----------------------------------------------------------------|--------------------------------------|----------------------------------| | FM Mode | 128 bytes/Sector<br>256<br>512 | 00<br>01<br>02 | 1A <sub>(16)</sub><br>0F <sub>(16)</sub><br>06 | 07 <sub>(16)</sub><br>OE <sub>(16)</sub><br>1B <sub>(16)</sub> | 1B(16)<br>2A(16)<br>3A(16) | IBM Diskette 1<br>IBM Diskette 2 | | FM Mode | 1024 bytes/Sector<br>2048<br>4096 | 03<br>04<br>05 | 04<br>02<br>01 | = | = | | | MFM Mode | 256<br>512<br>1024<br>2048<br>4096<br>8192 | 01<br>02<br>03<br>04<br>05<br>06 | 1A(16)<br>0F(16)<br>08<br>04<br>02<br>01 | OE(16)<br>1B(16)<br>35(16) | 36(16)<br>54(16)<br>74(16)<br>—<br>— | IBM Diskette 2D | Note: 1. Suggested values of GPL in Read or Write Commands to avoid splice point between data field and ID field of contiguous sections. 2. Suggested values of GPL in format command. 8-152 AFN-01259B #### **SCAN COMMANDS** The SCAN Commands allow data which is being read from the diskette to be compared against data which is being supplied from the main system (Processor in NON-DMA mode, and DMA Controller in DMA mode). The FDC compares the data on a byte-by-byte basis, and looks for a sector of data which meets the conditions of $D_{FDD} = D_{Processor}$ , $D_{FDD} \le D_{Processor}$ , or $D_{FDD} \ge D_{Processor}$ . Ones complement arithmetic is used for comparison (FF = largest number, 00 = smallest number). After a whole sector of data is compared, if the conditions are not met, the sector number is incremented (R+STP → R), and the scan operation is continued. The scan operation continues until one of the following conditions occur; the conditions for scan are met (equal, low, or high). the last sector on the track is reached (EOT), or the terminal count signal is received. If the conditions for scan are met then the FDC sets the SH (Scan Hit) flag of Status Register 2 to a 1 (high), and terminates the Scan Command. If the conditions for scan are not met between the starting sector (as specified by R) and the last sector on the cylinder (EOT), then the FDC sets the SN (Scan Not Satisfied) flag of Status Register 2 to a 1 (high), and terminates the Scan Command. The receipt of a TERMINAL COUNT signal from the Processor or DMA Controller during the scan operation will cause the FDC to complete the comparison of the particular byte which is in process, and then to terminate the command. Table 7 shows the status of bits SH and SN under various conditions of SCAN. Table 7. Scan Status Codes | | STATUS R | EGISTER 2 | | | | |--------------------|-------------|------------|-------------------------------------------|--|--| | COMMAND | BIT 2 = SN | BIT 3 = SH | COMMENTS | | | | Scan Equal | 0 | 1 | D <sub>FDD</sub> = D <sub>Processor</sub> | | | | | <del></del> | | DFDD + DProcessor | | | | Scan Low or Equal | 0 | ď | DFDD = Dprocessor<br>DFDD < Dprocessor | | | | | 11 | 0 | D <sub>FDD</sub> ≰ D <sub>Processor</sub> | | | | | 0 | 1 1 | D <sub>FDD</sub> = D <sub>Processor</sub> | | | | Scan High or Equal | 0 1 | 0 | DFDD > Dprocessor<br>DFDD > Dprocessor | | | If the FDC encounters a Deleted Data Address Mark on one of the sectors (and SK=0), then it regards the sector as the last sector on the cylinder, sets CM (Control Mark) flag of Status Register 2 to a 1 (high) and terminates the command. If SK=1, the FDC skips the sector with the Deleted Address Mark, and reads the next sector. In the second case (SK=1), the FDC sets the CM (Control Mark) flag of Status Register 2 to a 1 (high) in order to show that a Deleted Sector had been encountered. When either the STP (contiguous sectors STP=01, or alternate sectors STP=02 sectors are read) or the MT (Multi-Track) are programmed, it is necessary to remember that the last sector on the track must be read. For example, if STP=02, MT=0, the sectors are numbered sequentially 1 through 26, and we start the Scan Command at sector 21; the following will happen. Sectors 21, 23, and 25 will be read, then the next sector (26) will be skipped and the Index Hole will be encountered before the EOT value of 26 can be read. This will result in an abnormal termination of the command. If the EOT had been set at 25 or the scanning started at sector 20, then the Scan Command would be completed in a normal manner. During the Scan Command data is supplied by either the processor or DMA Controller for comparison against the data read from the diskette. In order to avoid having the OR (Over Run) flag set in Status Register 1, it is necessary to have the data available in less than 27 $\mu$ s (FM Mode) or 13 $\mu$ s (MFM Mode). If an Overrun occurs the FDC terminates the command. #### **SEEK** The read/write head within the FDD is moved from cylinder to cylinder under control of the Seek Command. The FDC compares the PCN (Present Cylinder Number) which is the current head position with the NCN (New Cylinder Number), and performs the following operation if there is a difference: PCN < NCN: Direction signal to FDD set to a 1 (high), and Step Pulses are issued. (Step In.) PCN > NCN: Direction signal to FDD set to a 0 (low), and Step Pulses are issued. (Step Out.) The rate at which Step Pulses are issued is controlled by SRT (Stepping Rate Time) in the SPECIFY Command. After each Step Pulse is Issued NCN is compared against PCN, and when NCN = PCN, then the SE (Seek End) flag is set in Status Register 0 to a 1 (high), and the command is terminated. During the Command Phase of the Seek operation the FDC is in the FDC BUSY state, but during the Execution Phase it is in the NON BUSY state. While the FDC is in the NON BUSY state, another Seek Command may be issued, and in this manner parallel seek operations may be done on up to 4 Drives at once. If an FDD is in a NOT READY state at the beginning of the command execution phase or during the seek operation, then the NR (NOT READY) flag is set in Status Register 0 to a 1 (high), and the command is terminated. #### RECALIBRATE This command causes the read/write head within the FDD to retract to the Track 0 position. The FDC clears the contents of the PCN counter, and checks the status of the Track 0 signal from the FDD. As long as the Track 0 signal is low, the Direction signal remains 1 (high) and Step Pulses are Issued. When the Track 0 signal goes high, the SE (SEEK END) flag in Status Register 0 is set to a 1 (high) and the command is terminated. If the Track 0 signal is still low after 77 Step Pulses have been issued, the FDC sets the SE (SEEK END) and EC (EQUIPMENT CHECK) flags of Status Register 0 to both 1s (highs), and terminates the command. The ability to overlap RECALIBRATE Commands to multiple FDDs, and the loss of the READY signal, as described in the SEEK Command, also applies to the RECALIBRATE Command. #### SENSE INTERRUPT STATUS An Interrupt signal is generated by the FDC for one of the following reasons: - 1. Upon entering the Result Phase of: - a. Read Data Command - b. Read a Track Command - c. Read ID Command - d. Read Deleted Data Command - e. Write Data Command - f. Format a Cylinder Command - g. Write Deleted Data Command - h. Scan Commands - 2. Ready Line of FDD changes state - 3. End of Seek or Recalibrate Command - 4. During Execution Phase in the NON-DMA Mode Interrupts caused by reasons 1 and 4 above occur during normal command operations and are easily discernible by the processor. However, interrupts caused by reasons 2 and 3 above may be uniquely identified with the aid of the Sense Interrupt Status Command. This command when issued resets the interrupt signal and via bits 5, 6, and 7 of Status Register 0 identifies the cause of the interrupt. Table 8. Seek, Interrupt Codes | SEEK END | INTERR | UPT CODE | | |----------|-------------|----------|-----------------------------------------------------------| | BIT 5 | BIT 6 BIT 7 | | CAUSE | | 0 | . 1 | 1 | Ready Line changed state, either polarity | | 1 | 0 | 0 | Normal Termination<br>of Seek or Recalibrate<br>Command | | 1 | 1 | 0 | Abnormal Termination of<br>Seek or Recalibrate<br>Command | Neither the Seek or Recalibrate Command have a Result Phase. Therefore, it is mandatory to use the Sense Interrupt Status Command after these commands to effectively terminate them and to provide verification of the head position (PCN). #### SPECIFY The Specify Command sets the initial values for each of the three internal timers. The HUT (Head Unload Time) defines the time from the end of the Execution Phase of one of the Read/Write Commands to the head unload state. This timer is programmable from 16 to 240 ms in increments of 16 ms (01 = 16 ms, 02 = 32 ms . . . . OF = 240 ms). The SRT (Step Rate Time) defines the time interval between adjacent step pulses. This timer is programmable from 1 to 16 ms in increments of 1 ms (F = 1 ms, E = 2 ms, D = 3 ms, etc.). The HLT (Head Load Time) defines the time between when the Head Load signal goes high and when the Read/Write operation starts. This timer is programmable from 2 to 254 ms in increments of 2 ms (01 = 2 ms, 02 = 4 ms, 03 = 6 ms . . . . FE = 254 ms). The time intervals mentioned above are a direct function of the clock (CLK on pin 19). Times indicated above are for an 8 MHz clock, if the clock was reduced to 4 MHz (mini-floppy application) then all time intervals are increased by a factor of 2. The choice of DMA or NON-DMA operation is made by the ND (NON-DMA) bit. When this bit is high (ND = 1) the NON-DMA mode is selected, and when ND = 0 the DMA mode is selected. ### **SENSE DRIVE STATUS** This command may be used by the processor whenever it wishes to obtain the status of the FDDs. Status Register 3 contains the Drive Status information. #### INVALID If an invalid command is sent to the FDC (a command not defined above), then the FDC will terminate the command. No interrupt is generated by the 8272 during this condition. Bit 6 and bit 7 (DIO and RQM) in the Main Status Register are both high ("1") indicating to the processor that the 8272 is in the Result Phase and the contents of Status Register 0 (STO) must be read. When the processor reads Status Register 0 it will find a 80H indicating an invalid command was received. A Sense Interrupt Status Command must be sent after a Seek or Recalibrate interrupt, otherwise the FDC will consider the next command to be an Invalid Command. In some applications the user may wish to use this command as a No-Op command, to place the FDC in a standby or no operation state. 8-154 AFN-01259B ## Table 9. Status Registers | | | | DESCRIPTION | |----------------|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | SYMBOL | DESCRIPTION | | | | STATUS | REGISTER 0 | | D <sub>7</sub> | Interrupt<br>Code | ic | D <sub>7</sub> = 0 and D <sub>6</sub> = 0<br>Normal Termination of Command,<br>(NT). Command was completed and<br>properly executed. | | D <sub>6</sub> | | | $D_7=0$ and $D_6=1$<br>Abnormal Termination of Command, (AT). Execution of Command was started, but was not successfully completed. | | | | | $D_7$ = 1 and $D_6$ = 0<br>Invalid Command issue, (IC).<br>Command which was issued was<br>never started. | | | | | $D_7=1$ and $D_6=1$<br>Abnormal Termination because<br>during command execution the<br>ready signal from FDD changed<br>state. | | D <sub>5</sub> | Seek End | SE | When the FDC completes the SEEK Command, this flag is set to 1 (high). | | D <sub>4</sub> | Equipment<br>Check | EC | If a fault Signal is received from the FDD, or if the Track 0 Signal fails to occur after 77 Step Pulses (Recalibrate Command) then this flag is set. | | D <sub>3</sub> | Not Ready | NR | When the FDD is in the not-ready state and a read or write command is issued, this flag is set. If a read or write command is issued to Side 1 of a single sided drive, then this flag is set. | | D <sub>2</sub> | Head<br>Address | HD | This flag is used to indicate the state of the head at Interrupt. | | D <sub>1</sub> | Unit Select 1 | US 1 | These flags are used to indicate a | | Do | Unit Select 0 | US 0 | Drive Unit Number at Interrupt | | | | STATU | S REGISTER 1 | | D <sub>7</sub> | End of<br>Cylinder | EN | When the FDC tries to access a<br>Sector beyond the final Sector of a<br>Cylinder, this flag is set. | | D <sub>6</sub> | | | Not used. This bit is always 0 (low). | | D <sub>5</sub> | Data Error | DE | When the FDC detects a CRC error<br>in either the ID field or the data field<br>this flag is set. | | D <sub>4</sub> | Over Run | OR | If the FDC is not serviced by the<br>main-systems during data transfers,<br>within a certain time interval, this<br>flag is set. | | D <sub>3</sub> | | | Not used. This bif always 0 (low). | | D <sub>2</sub> | No Data | ND | During execution of READ DATA,<br>WRITE DELETED DATA or SCAN<br>Command, if the FDC cannot find<br>the Sector specified in the IDR<br>Register, this flag is set. | | | | | During executing the READ ID Command, if the FDC cannot read the ID field without an error, then this flag is set. | | | | | During the execution of the READ A<br>Cylinder Command, if the starting<br>sector cannot be found, then this<br>flag is set. | | | BIT | | DECCRIPTION | |----------------|---------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | SYMBOL | DESCRIPTION | | | | STATUS RE | GISTER 1 (CONT.) | | D <sub>1</sub> | Not<br>Writable | NW | During execution of WRITE DATA, WRITE DELETED DATA or Format A Cylinder Command, if the FDC detects a write protect signal from the FDD, then this flag is set: | | D <sub>0</sub> | Missing<br>Address<br>Mark | MA | If the FDC cannot detect the ID<br>Address Mark after encountering the<br>index hole twice, then this flag is set. | | | | | If the FDC cannot detect the Data<br>Address Mark or Deleted Data<br>Address Mark, this flag is set. Also<br>at the same time, the MD (Missing<br>Address Mark in Data Field) of<br>Status Register 2 is set. | | | | STATUS | REGISTER 2 | | D <sub>7</sub> | | | Not used. This bit is always 0 (low). | | D <sub>6</sub> | Control<br>Mark | СМ | During executing the READ DATA or<br>SCAN Command, if the FDC<br>encounters a Sector which contains<br>a Deleted Data Address Mark, this<br>flag is set. | | D <sub>5</sub> | Data Error in<br>Data Field | DD | If the FDC detects a CRC error in the data field then this flag is set. | | D <sub>4</sub> | Wrong<br>Cylinder | wc | This bit is related with the ND bit, and when the contents of C on the medium is different from that stored in the IDR, this flag is set. | | D <sub>3</sub> | Scan Equal<br>Hit | SH | During execution, the SCAN<br>Command, if the condition of<br>"equal" is satisfied, this flag is set. | | D <sub>2</sub> | Scan Not<br>Satisfied | SN | During executing the SCAN<br>Command, if the FDC cannot find a<br>Sector on the cylinder which meets<br>the condition, then this flag is set. | | D <sub>1</sub> | Bad<br>Cylinder | BC | This bit is related with the ND bit, and when the content of C on the medium is different from that stored in the IDR and the content of C is FF, then this flag is set. | | D <sub>0</sub> | Missing<br>Address<br>Mark in Data<br>Field | MD | When data is read from the medium, if the FDC cannot find a Data Address Mark or Deleted Data Address Mark, then this flag is set. | | | | STATU | S REGISTER 3 | | D <sub>7</sub> | Fault | FT | This bit is used to indicate the status of the Fault signal from the FDD. | | D <sub>6</sub> | Write<br>Protected | WP | This bit is used to indicate the status of the Write Protected signal from the FDD. | | 05 | Ready | RDY | This bit is used to indicate the status of the Ready signal from the FDD. | | D <sub>4</sub> | Track 0 | то | This bit is used to indicate the status of the Track 0 signal from the FDD. | | D <sub>3</sub> | Two Side | TS | This bit is used to indicate the status of the Two Side signal from the FDD | | D <sub>2</sub> | Head<br>Address | HD | This bit is used to indicate the status of Side Select signal to the FDD. | | D <sub>1</sub> | Unit Select 1 | US 1 | This bit is used to indicate the status of the Unit Select 1 signal to the FDD | | D <sub>0</sub> | Unit Select 0 | USO | This bit is used to indicate the status of the Unit Select 0 signal to the FDD | | | | | | ## **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temperature 10°C to +70°C | |------------------------------------------------------------------| | Storage Temperature40°C to +125°C | | All Output Voltages0.5 to +7 Voltages | | All Input Voltages0.5 to +7 Voltages | | Supply Voltage V <sub>CC</sub> 0.5 to +7 Voltage V <sub>CC</sub> | | Power Dissipation | \*TA = 25°C NOTICE: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **D.C. CHARACTERISTICS** $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = +5V \pm 5\%)$ | | | L | imits | | Test | |-------------------|----------------------------------------|------|-----------------------|--------------------------|------------------------------------| | Symbol | Parameter | Min. | Max. | Unit | Conditions | | V <sub>IL,</sub> | Input Low Voltage | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> , | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IL</sub> | (CLK & WR CLK) | -0.5 | 0.65 | V | | | V <sub>IH</sub> , | (CLK & WR CLK) | 2.4 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | 0.45 | ٧., | I <sub>OL</sub> = 2.0 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | V <sub>cc</sub> | V | I <sub>OH</sub> = -200 μA | | Icc | V <sub>CC</sub> Supply Current | | 150 | mA | | | f <sub>IL</sub> | Input Load Current<br>(All Input Pins) | | 10<br>- 10 | μ <b>Α</b><br>μ <b>Α</b> | $V_{IN} = V_{CC}$<br>$V_{IN} = 0V$ | | I <sub>LOH</sub> | High Level Output<br>Leakage Current | | 10 | μΑ | V <sub>OUT</sub> =V <sub>CC</sub> | | ILOL | Low Level Output<br>Leakage Current | | -10 | μΑ | V <sub>OUT</sub> = +0.45V | # $\label{eq:capacitance} \textbf{CAPACITANCE} \quad (\textbf{T}_{\textbf{A}} = 25^{\circ} \text{C, f}_{\textbf{c}} = 1 \text{ MHz, V}_{\textbf{CC}} = 0 \text{V})$ | Symbol | | Lin | nits | | Test<br>Conditions | | |--------------------|-------------------------|------|------|------|---------------------------|--| | | Parameter | Min. | Max. | Unit | | | | C <sub>IN(Φ)</sub> | Clock Input Capacitance | | 20 | pF | All Pins Except | | | CIN | Input Capacitance | | 10 | pF | Pin Under Test Tied to AC | | | C <sub>OUT</sub> | Output Capacitance | | 20 | pF | Ground | | 8-156 AFN-01259B ## A.C. CHARACTERISTICS ( $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; $V_{CC} = +5.0V \pm 5\%$ ) | Symbol | Parameter | | Min. | Max. | Unit | Test Conditions | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|----------|----------|-----------------| | tcy | Clock Period | | 125 | | ns | | | t <sub>CH</sub> | Clock High Period | | 40 | ' | กร | Note 4 | | t <sub>AST</sub> | Reset Width | | 14 | | tçy | ] | | Read Cycle | | | ļ | | | | | t <sub>AR</sub> | Select Setup to RD↓ | | 0 | | ns | | | tRA | Select Hold from RDt | | 0 1 | | ns | | | t <sub>RR</sub> | RD Pulse Width | | 250 | 1 | ns | | | t <sub>RD</sub> | Data Delay from RD+ | | | 200 | ns | | | t <sub>DF</sub> | Output Float Delay | | 20 | 100 | ns | | | Write Cycle | · | | | | | | | t <sub>AW</sub> | Select Setup to WR↓ | | 0 | ļ | ns | ļ | | t <sub>WA</sub> | Select Hold from WRft | | 0 | ŀ | ns | ļ. | | tww | WR Pulse Width | | 250 | | ns | | | | Data Setup to WRt | | 150 | <b> </b> | ns | ł | | t <sub>DW</sub> | Data Hold from WRt | | 5 | | ns | ı | | t <sub>WD</sub> | Data Hold from Whi | | " | | | | | Interrupts | INT Buton for a PDA | | | 500 | ns | | | t <sub>RI</sub> | INT Delay from RDt | | | 500 | ns | | | t <sub>WI</sub> | INT Delay from WRt | | l | 500 | l us | ļ | | DMA | | | | | | | | t <sub>RQCY</sub> | DRQ Cycle Period | | 13 | } | μ8 | 1 | | t <sub>AKRQ</sub> | DACKI to DRQI | | | 200 | ns | | | t <sub>RQR</sub> | DRQf to RDi | | 800 | | ns | 8 MHz clock | | tROW | DRQ↑ to WR↓ | | 250 | | ns | 8 MHz clock | | t <sub>RORW</sub> | DRQt to RDt or WRt | | ļ | 12 | μS | 8 MHz clock | | FDD Interface | | TYP 1 | 1 | | 1 | 1 | | twcy | WCK Cycle Time | 2 or 4 | 1 | | | MFM=0 Note 2 | | **** | , | 1 <u>or2</u> | l | | <u> </u> | MFM=1 | | twch | WCK High Time | 250 | 100 | 350 | ns | | | tCP | Pre-Shift Delay from WCKf | ļ | 20 | 100 | ns | <b>,</b> | | tcp | WDA Delay from WCKt | Ì | 20 | 100 | ns | ì | | twop | Write Data Width | 1 | t <sub>WCH</sub> - 50 | | ns | | | twe | WET to WCKT or WEI to WCKI Delay | 1 | 20 | 100 | ns | | | twwcy | Window Cycle Time | <u> </u> | | | | MFM=0 | | WWCY | Things of the control | L_1_ | | <u> </u> | μ9 | MFM = 1 | | twap | Window Setup to RDDf | | 15 | ì | ns | Ì | | tapw | Window Hold from RDD4 | | 15 | | ns | | | t <sub>RDD</sub> | RDD Active Time (HIGH) | | 40 | ł | ns | | | | | I | I | ] | 1 | 1 | | FDD | | ſ | | İ | } | <b>\</b> | | SEEK/ | | 1 | ł | 1 | 1 | 1 | | DIRECTION/ | | 1 | | | | | | STEP | | | l | | | <b>1</b> | | tus | US <sub>0,1</sub> Setup to RW/SEEKf | 1 | 12 | | μS | | | t <sub>SD</sub> | RW/SEEK Setup to LCT/DIR | i | 6.8 | 1 | μ8 | 1 | | tos | RW/SEEK Hold from LCT/DIR | 1 | 30 | Į. | μS | l | | tost | LCT/DIR Setup to FR/STEPt | 1 | 1 | 1 | μ8 | 1 | | t <sub>STD</sub> | LCT/DIR Hold from FR/STEPI | | 24 | | μS | > 8MHz cloc | | t <sub>STU</sub> | DS <sub>0.1</sub> Hold from FR/Step↓ | | 5 | | μ8 | | | t <sub>STP</sub> | STEP Active Time (High) | 5 | 1 | 1 | μS | ( [ | | | STEP Cycle Time | 1 | 33 | | μS | Note 3 | | tsc . | FAULT RESET Active Time (High) | | 8 | 10 | μS | l [ | | t <sub>FR</sub> | INDEX Pulse Width | 625 | 1 | | μ8 | <b> </b> | | IDX | Terminal Count Width | 1 | 1 1 | i | tcy | 1 | | t <sub>TC</sub> | Lemma Count Midth | 1 | 1 ' | 1 | *CY_ | 1 | #### NOTES - 1. Typical values for $T_A = 25\,^{\circ}\text{C}$ and nominal supply voltage. - 2. The former values are used for standard floppy and the latter values are used for mini-floppies. - 3. $t_{SC} = 33 \,\mu s$ min. Is for different drive units. In the case of same unit, $t_{SC}$ can be ranged from 1 ms to 16 ms with 8 MHz clock period, and 2 ms to 32 ms with 4 MHz clock, under software control. - 4. From 2.0V↑ to +2.0V↓. ## A.C. TESTING INPUT, OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ## **WAVEFORMS** 8-158 AFN-01259B